## AlN substrate used to make 260–240nm UV LEDs

## Crystal IS reduces threading dislocations in strained active layers by growth on high-quality bulk aluminum nitride substrates.

rystal IS Inc of Green Island, NY, USA has reported research results for LEDs emitting in the 260–240nm mid- or 'deep' ultraviolet (UV) range of wavelengths [James R. Grandusky et al, Appl. Phys. Express, vol3, p072103, 2010]. Unlike other companies producing mid-UV devices, Crystal IS uses high-quality bulk aluminum nitride (AIN) substrates as opposed to growing AIN template layers on sapphire substrates.

Like many researchers in the area, one of the more immediately proposed applications of mid-UV LEDs is for water and air purification. UV radiation in this frequency range has the capability of disrupting biological material such as DNA, killing micro-organisms.

One reason for using AIN substrates is the hope of reducing threading dislocation densities (TDDs) through the active region. Without special measures, such as lateral overgrowth or migration-enhanced/pulsed growth, TDDs on sapphire tend to be in the region of  $10^{10}$ /cm<sup>2</sup>. More specialized techniques on sapphire can manage to reduce this to  $10^{8}$ /cm<sup>2</sup>.

The impact of high TDDs tends to limit both the efficiency of the resulting devices and reliabilities. External quantum efficiencies (EQEs) for these types of devices are presently limited to about 3% or even less [www.semiconductor-today.com/news\_items/2010/JUNE/NAGOYA 140610.htm].

Crystal IS has previously found that pseudomorphic (strained) layers of AlGaN grown on AlN can be grown to greater thicknesses than expected from thermodynamic considerations. AlGaN with 60% Al is expected to have a critical thickness of only 40nm, while Crystal IS managed layer thicknesses of up to  $0.5\mu$ m without strain relaxation (and hence without threading dislocation densities being formed by such relaxation). For 70% Al layers, this thickness increases to 1 $\mu$ m.

These are the sort of thicknesses needed for the underlying n-type contact layers. The latest Crystal IS LEDs (Figure 1) consisted of a silicon-doped n-type  $AI_{0.7}Ga_{0.3}N$  layer, a five-period multi-quantum well (MQW) with n- $AI_{0.7}Ga_{0.3}N$  barriers and  $AI_{0.55}Ga_{0.45}N$  wells,



Figure 1. TEM image showing low dislocation density in the active region (a), and corresponding schematic of the device structure (b).

## Technology focus: LEDs 97

an  $n-Al_{0.8}Ga_{0.2}N$  electron-blocking layer (EBL) and a p-GaN contact.

The epitaxial material was formed into 360µmdiameter circular mesas. The n-contact metal consisted of titanium/aluminum/titanium/gold and the p-contact was nickel/gold. The LED wafer was thinned to 200µm thick and the surface roughened to improve extraction.

The material quality was examined using crosssectional transmission electron micrography (TEM). Although the dislocation density in the pseudomorphic layers below the p-contact is described as 'low', including the active MQW, the mismatch between the AlGaN EBL and the thick p-GaN contact was large (~2.4%), creating a TDD above the EBL of around 10<sup>10</sup>/cm<sup>2</sup>.

Pulsed and continuous-wave (CW) currents were used to test the output from the device. No heat-sink was used, so the pulsed testing ( $10\mu$ s, 1% duty cycle) was used initially to avoid self-heating effects that can impact efficiency and reliability.

A device with a 248nm emission peak had a full-width half-maximum (FWHM) for the spectrum of 13.9nm at 20mA current and 14.9nm at 300mA. The EQE ranged from 1.44% at 20mA to 1.09% at 300mA. The output power at 300mA was 16.3mW. The high forward voltage of 18V at 300mA is blamed on the difficulties in contact formation and non-optimized device geometry. The researchers say that this problem "is being addressed in future designs".

The devices have a fast initial decay in performance over several hours, followed by more prolonged degradation. The researchers believe that, since no burn-in period was used, some of the decay in EQE of the 248nm device with increased current can be attributed to this degradation.

Another device emitting at 243nm was tested using pulsed and CW currents (Figure 2). The peak light output power for CW operation was 2mW, while the pulsed figure was 15mW. The EQE peaked at 30mA and fell quickly, indicating self-heating effects. Under pulsed operation, the fall-off after the peak is much slower (14.6mW output power and 0.72% EQE at 400mA). The smaller drop in EQE compared with the 248nm device is attributed to the burn-in effect of performing CW tests before pulsing.

The wavelength also shifted 23meV under CW operation between 20mA and 70mA, indicating a junction temperature rise of  $\sim$ 57°C. With pulsed operation there was no such shift.

The researchers found relatively consistent performance in devices produced within a wafer and within epi runs. Some 438 dies emitting in the 240–250nm range had a mean output power of 1.1mW under CW operation, with the peak being 5.8mW. For 137 devices emitting at 250–260nm, the mean power was 2.5mW, with a 5mW peak.



Figure 2. The output power (a) and external quantum efficiency (b) versus current for a 243nm device operating in continuous-wave mode and with a 1% duty cycle and 500ns pulse width.

The research was funded by a US National Institute of Science and Technology (NIST) Advanced Technology Project (ATP) grant and money from the US Department of Energy (DOE) and the US Army Research Laboratory (ARL).

## www.crystal-is.com http://apex.ipap.jp/link?APEX/3/072103

The author Mike Cooke is a freelance technology journalist who has worked in the semiconductor and advanced technology sectors since 1997.